# Experiment 3: Prime Detector

Annirudh K P 210070009

August 23, 2022

# 1 Overview of the experiment

In this experiment, we started working on more designs using structure modelling on VHDL. The problem statement of this experiment is to design a Prime Detector, whose function we derive using the K-Maps. The objective of this experiment was to understand the Quartus Design Flow, work with the Xen10 Board, and give us hands on experience over different technical glitches/problems we may face in this piece of software which has been made unwantedly hard.

# 2 Experimental Set-up

# 2.1 Design Requirements

#### 2.1.1 Prime Detector

The Prime Detector takes in every decimal number in its binary form (4 bits). The output is a simple 0 if not prime, and 1 if it is prime.



Figure 1: Prime Detector Truth Table

## 2.2 Design Schematics

The following design schematics are shown. The min-function was first got from K-Map, and then the design was implemented. Also we have to design 3 input AND gates and 4 input OR gate for the same additionally.



Figure 2: Prime Decider Design



Figure 3: Prime Detector RTL Design

## 2.3 Description of Components

#### 2.3.1 Prime Detector

```
library ieee;
use ieee.std_logic_1164.all;
entity OR_4 is
  port (A, B, C, D: in std_logic; O: out std_logic);
end entity OR_4;
architecture Struct of OR_4 is
begin
0 \le A \text{ or } B \text{ or } C \text{ or } D;
end Struct;
library ieee;
use ieee.std_logic_1164.all;
entity AND_3 is
  port (A, B, C: in std_logic; O: out std_logic);
end entity AND_3;
architecture Struct1 of AND_3 is
begin
0 \le A and B and C;
```

```
end Struct1;
library ieee;
use ieee.std_logic_1164.all;
entity INV is
  port (A: in std_logic; O: out std_logic);
end entity INV;
architecture Struct3 of INV is
begin
0 \le not(A);
end Struct3;
library ieee;
use ieee.std_logic_1164.all;
entity PrimeNumber
                      is
  port (A, B, C, D: in std_logic; O: out std_logic);
end entity PrimeNumber;
architecture Struct2 of PrimeNumber is
signal S1, S2, S3, S4, A_b, B_b, C_b : std_logic;
component OR_4 is
port (A, B, C, D: in std_logic; O: out std_logic);
end component OR_4;
component AND_3 is
port (A, B, C: in std_logic; O: out std_logic);
end component AND_3;
component INV is
port (A: in std_logic; O: out std_logic);
end component INV;
begin
INV1: INV port map (A \Rightarrow A, 0 \Rightarrow A_b);
INV2: INV port map (A \Rightarrow B, 0 \Rightarrow B_b);
INV3: INV port map (A \Rightarrow C, 0 \Rightarrow C_b);
AND1: AND_3 port map (A \Rightarrow A_b, B \Rightarrow B_b, C \Rightarrow C, O \Rightarrow S1);
AND2: AND_3 port map (A \Rightarrow A_b, B \Rightarrow C, C \Rightarrow D, O \Rightarrow S2);
```

```
AND3: AND_3 port map (A => B_b, B => C, C => D, O => S3); AND4: AND_3 port map (A => B, B => C_b, C => D, O => S4); OR1: OR_4 port map (A => S1, B => S2, C => S3, D => S4, O => O); end Struct2;
```

## 3 Observations

We get RTL simulation waveforms for corresponding to input and output which is given below and it shows required results.



Figure 4: Prime Detector RTL Simulation Waveform

Further the code (in form of .svf file) was flashed onto the Xen10 board, after the pins and LED were mapped accordingly. The output verified the working of the logic, and some example images are shown below.



Figure 5: Prime Detector Example 1 - Xen<br/>10 Board



Figure 6: Prime Detector Example 2 - Xen<br/>10 Board



Figure 7: Prime Detector Example 3 - Xen<br/>10 Board